

This course provides a first glimpse of the deep connections between computation and logic. We will focus primarily on the simplest non-trivial examples of logic and computation: propositional logic and finite-state machines.

In this lecture we briefly look again at the Wolf Goose and Corn example. We will then look at another example that introduces some ideas that we will explore further in later lectures, and introduce some notation which should become more familiar in due course.













|                                                     |                             | West                                                                                                                                                                                                 | Ý  | East |  |  |
|-----------------------------------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|------|--|--|
| đ                                                   | 2                           | WW                                                                                                                                                                                                   | WB | WE   |  |  |
|                                                     | A                           | CW                                                                                                                                                                                                   | СВ | CE   |  |  |
|                                                     | 1                           | GW                                                                                                                                                                                                   | GB | GE   |  |  |
|                                                     | *                           | FW                                                                                                                                                                                                   | FB | FE   |  |  |
| one place<br>not solc<br>no conflict<br>no overloac | e (WW e<br>o<br>t<br>d ¬(GB | $\begin{array}{l} (WW \oplus WB \oplus WE) \land \neg(WW \land WB \land WE) \\ GB \to FB \\ GW \land (WW \lor CW) \to FW \\ \neg(GB \land CB) \land \neg(GB \land WB) \neg(WB \land CB) \end{array}$ |    |      |  |  |
|                                                     |                             |                                                                                                                                                                                                      |    |      |  |  |

|                                                                                                                                                                                                                                                                                |   | West | Ý  | East |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|------|----|------|
|                                                                                                                                                                                                                                                                                | R | WW   | WB | WE   |
|                                                                                                                                                                                                                                                                                | A | CW   | СВ | CE   |
|                                                                                                                                                                                                                                                                                | 1 | GW   | GB | GE   |
|                                                                                                                                                                                                                                                                                |   | FW   | FB | FE   |
| one place (WW $\oplus$ WB $\oplus$ WE) $\land \neg$ (WW $\land$ WB $\land$ WE) x4<br>not solo GB $\rightarrow$ FB x3<br>no conflict GW $\land$ (WW $\lor$ CW) $\rightarrow$ FW x2<br>no overload $\neg$ (GB $\land$ CB) $\land \neg$ (GB $\land$ WB) $\neg$ (WB $\land$ CB) x1 |   |      |    |      |
|                                                                                                                                                                                                                                                                                |   |      |    |      |









Our example is a traffic light controller, which generates the cyclic sequence of lights stipulated in the Highway Code:

red – red-amber – green – amber

Cars are permitted to proceed when the green light shows; in all other cases they must stop before the white line, if it is safe to do so.



In this course we will introduce the tools required to specify and analyse more complicated examples of such systems.

We can describe this simple example as a machine that cycles through four states, with a logical equation for each light that describes the set of states in which that light is on.

"iff" means "if and only if".

The machine describes a simple 'computation' : start in state A and cycle through the four states.

The logical formulae describe the logic.



We can draw a *state-transition diagram* (shown to the left of this slide) to describe the permitted sequence of states, or give a next-state table (shown on the right) showing which next state corresponds to each current state.



We can draw a *state-transition diagram* (shown to the left of this slide) to describe the permitted sequence of states, or give a next-state table (shown on the right) showing which next state corresponds to each current state.

This system is deterministic. The next state is completely determined by the current state.



We can draw a *state-transition diagram* (shown to the left of this slide) to describe the permitted sequence of states, or give a next-state table (shown on the right) showing which next state corresponds to each current state.



We can describe the next state of the lights in terms of the current state. The state is described by saying which lights are on and which are off.

Let  $R \land G$  be binary variables, each taking a 0-1 value (zero or one), corresponding to the red, amber and green lights. A value of zero indicates that the corresponding light is off; a value of one indicates that it is on. We write  $R' \land G'$  for the next-state variables. Then, for example, the amber light is on in the next state if and only if (iff) it is off in the current state. We can write this as an equation, A' = not A, where *not* is the operation defined by the truth table: *not* 1 = 0; *not* 0 = 1.



The computation of the next state can be implemented by some basic *logic gates*. These are circuits that take signals representing binary values as inputs (on the left of each gate in our diagram) and produce a signal representing the output value specified by the relevant truth table.

The symbols are idealisations the actual circuits may have other connections, for example, to provide power.



The next-state logic for sequencing our traffic lights can be implemented using three different gates. Many different technologies can be used to implement logic gates, some may use high and low voltages to represent binary values, others might use currents, but this logical description of our circuit provides a common abstract level of design.

In our diagram, the current state is stored in the three coloured discs. The outputs of the three gates represent the next state. To make the state transition we need to replace the current state by the next state.

We need memory. One simple form of memory is a *latch*, a special kind of circuit with two inputs, *data* and *clock*. When the clock ticks the current input data value is loaded and stored. The stored value is output, and does not change until the next tick of the clock.

19



The next-state logic for sequencing our traffic lights can be implemented using three different gates. Many different technologies can be used to implement logic gates, some may use high and low voltages to represent binary values, others might use currents, but this logical description of our circuit provides a common abstract level of design.

In our diagram, the current state is stored in the three coloured discs. The outputs of the three gates represent the next state. To make the state transition we need to replace the current state by the next state.

We need memory. One simple form of memory is a *latch*, a special kind of circuit with two inputs, *data* and *clock*. When the clock ticks the current input data value is loaded and stored. The stored value is output, and does not change until the next tick of the clock.



This gives us one basic architecture for implementing a *finite-state machine*. This is a clocked circuit. Our clock is digital: it issues a discrete series of ticks. A memory stores the current state. At each tick of the clock, the next state is loaded into memory, and becomes the current state. A combinational logic circuit computes the next state and outputs from the current state and inputs. It takes some time for the next state to be computed. The loading of the memory must be completed before this happens, to avoid conflict and confusion. Furthermore, the next clock tick should only come after the computation is completed. So, some delay in the combinational logic is essential, to allow time for the memory to be loaded before the new values occur, and the timing of the next tick of the clock must allow ample time for this delay.





Since there are three lights, there are actually eight possible states for the signal. If we look back at our logic design, we see that only the values of R and A are used to compute the next state.



In real life, things get much more complex. One of the things we will start to discuss later in this course is how to describe and analyse more complex machines.



Slide 19 shows an implementation of the traffic light controller.

We could have designed our logic differently.

For example, letting

A' = G or (R and not A).

Draw the circuit for this implementation.

Is this a correct implementation of the controller? Explain your answer.



As discussed in the lecture, the diagram represents the beginnings of a refinement of our description of the traffic light controller. We model a sensor that detects a car ready to pass the light. For each state of the lights, (R, RA, G, A) we have two states, one (with a double circle) where there is a car, and the other, without a car, as before.

Draw arrows to indicate state changes that still obey the correct sequence for the lights, but also respect the following two rules.

1. A car can only pass the light if it is green.

2. The light only changes from red to red-amber when a car is detected

**Optional:** You may also design the logic for the controller.

Use a new boolean variable C to represent the presence of a car, and give equations for R' A' and G'.

Should we also give an equation for C' ?









